# Lecture 07 08 09 Pipeline Processor with Hazard

Jun WANG

### Contents

- ISA (instruction set architecture)
  - Operation field
  - Storage and access
  - Operations
- MA (micro architecture)
  - Top-view and block diagram
  - Verilog for stages
- Hazard in MA

## Design target

- RISC CPU
- Data path 16b
- Data memory
  - $-2^8 X 16b$
- Operation memory:
  - 28 X 16b
  - Size of operation set: 2<sup>5</sup>
- General register
  - 8 X 16b
- Flags
  - NF, ZF, CF
- Control
  - Clock, reset, enable, start
- Testing
  - 4 bit selection for 16 bit output

## Operation field

|                               | 15 11                       |            | 10 8                                                 | 7 4                                                      | 3 0                                                      |
|-------------------------------|-----------------------------|------------|------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|
|                               | Op code<br>(5 bit)          |            | Operand 1<br>(3 bit)                                 | Operand 2<br>(4 bit)                                     | Operand 3<br>(4 bit)                                     |
|                               |                             |            | r1<br>000: gr[0]                                     | r <mark>2</mark><br>x000: gr[0]                          | r3<br>x000: gr[0]                                        |
| R type<br>(register<br>type)  | r1 r2 r3<br>r1 r2 -         | egister r1 | 001: gr[1]<br>010: gr[2]<br>011: gr[3]               | x001: gr[1]<br>x010: gr[2]<br>x011: gr[3]                | x001: gr[1]<br>x010: gr[2]<br>x011: gr[3]                |
| I type<br>(Immediate<br>type) | r1 val2 val3<br>- val2 val3 | mediate -  | 100: gr[4]<br>101: gr[5]<br>110: gr[6]<br>111: gr[7] | x100: gr[4]<br>x101: gr[5]<br>x110: gr[6]<br>x111: gr[7] | x100: gr[4]<br>x101: gr[5]<br>x110: gr[6]<br>x111: gr[7] |
| RI type                       | r1 r2 val3                  | RI type r1 |                                                      | val2<br>Immediate                                        | val3<br>Immediate                                        |
| RI type                       | r1 r2 val3                  | RI type r1 |                                                      | <u> </u>                                                 |                                                          |

gr: general register (16 bit X 8)

## Access memory and register

- Access register:
  - Ex. gr[r1],
  - r1 for simplification
  - [r1]/r1gets register number
- Access memory:
  - Ex. m[r2+val3],
  - [r2+val3]/[gr(r2)+val3] gets address of memory
- Access immediate data:
  - Ex. {val2, val3},
  - MSB: val2, LSB:val3

# An example of operation codes (assemble language)

- LOAD gr1, gr0, 0
- LOAD gr2, gr0, 1
- NOP
- NOP
- NOP
- ADD gr3, gr1, gr2
- NOP
- NOP
- NOP
- STORE gr3, gr0, 2
- HALT

```
In C code:
Y = A + B
M[gr0+2] =M[gr0+1]+M[gr0+0]
```

## Operation

### Data transfer & Arithmetic

| mnemonic | operand1 | operand2 | operand3 | op code | operation                                                                |
|----------|----------|----------|----------|---------|--------------------------------------------------------------------------|
| NOP *    |          |          |          | 00000   | no operation                                                             |
| HALT *   |          |          |          | 00001   | halt                                                                     |
| LOAD *   | r1       | r2       | val3     | 00010   | gr[r1]<-m[r2+val3]                                                       |
| STORE *  | r1       | r2       | val3     | 00011   | m[r2+val3]<-r1                                                           |
| LDIH     | r1       | val2     | val3     | 10000   | r1<-r1+{val2, val3, 0000_0000}<br>(lower 8'b0 can be given with<br>ADDI) |
| ADD *    | r1       | r2       | r3       | 01000   | r1<-r2+r3                                                                |
| ADDI     | r1       | val2     | val3     | 01001   | r1<-r1+{val2, val3}                                                      |
| ADDC     | r1       | r2       | r3       | 10001   | r1<-r2+r3+CF                                                             |
| SUB      |          |          |          |         |                                                                          |
| SUBI     |          |          |          |         |                                                                          |
| SUBC     |          |          |          |         |                                                                          |
| CMP *    |          | r2       | r3       | 01100   | r2-r3; set CF,ZF and NF                                                  |

\*: operations have been implemented in the following verilog

## Operation

### Logical / shift

| mnemonic | operand 1 | operand2 | operand3 | op code | operation                                       |
|----------|-----------|----------|----------|---------|-------------------------------------------------|
| AND      | r1        | r2       | r3       | 01101   | r1<-r2 and r3                                   |
| OR       |           |          |          |         |                                                 |
| XOR      |           |          |          |         |                                                 |
| SLL      | r1        | r2       | val3     | 00100   | r1<-r2 shift left logical (val3 bit shift)      |
| SRL      |           |          |          |         |                                                 |
| SLA      | r1        | r2       | val3     | 00101   | r1<-r2 shift left arithmetical (val3 bit shift) |
| SRA      |           |          |          |         |                                                 |

Logical shift: 1001 SRL 2b  $\rightarrow$  0010 (append 0)

Arithmetical shift: 1001 SRA 2b → 1110 (keep the sign)

## Operation

#### Flag registers:

### Control

- -Used for control operations (conditional branch)
- -ZF (zero flag), NF (negative flag), CF (carry flag)

| mnemonic | operand 1 | operand2 | operand3 | op code | operation                         |
|----------|-----------|----------|----------|---------|-----------------------------------|
| JUMP     |           | val2     | val3     | 11000   | jump to {val2, val3}              |
| JMPR     | r1        | val2     | val3     | 11001   | jump to r1+{val2, val3}           |
| BZ       | r1        | val2     | val3     | 11010   | if ZF=1 branch to r1+{val2, val3} |
| BNZ      | r1        | val2     | val3     | 11011   | if ZF=0 branch to r1+{val2, val3} |
| BN       | r1        | val2     | val3     | 11100   | if NF=1 branch to r1+{val2, val3} |
| BNN      |           |          |          |         |                                   |
| ВС       | r1        | val2     | val3     | 11110   | if CF=1 branch to r1+{val2, val3} |
| BNC      |           |          |          |         |                                   |



## Top view



## Storage

- Outside CPU core (SRAM, on-chip mem)
  - Instruction storage
    - Instruction memory (2<sup>5</sup> X 16b)
  - Data storage
    - Data memory (2<sup>8</sup> X 16b)
- Inside CPU core
  - Instruction storage
    - Stage instruction registers
      - id\_ir(16b x1), ex\_ir (16b x 1), mem\_ir (16b x 1), wb\_ir (16b x 1)
  - Data storage
    - General registers
      - Storage for operand data (2<sup>3</sup> X 16b)
    - Stage data registers
      - @ID: reg\_A (16b x 1), reg\_B (16b x 1), smdr (16b x 1),
      - @EX : reg\_C (16b x 1), flag (1b x3), dw (1b x1), smdr1 (16b x 1),
      - @WB: reg\_C1 (16b x 1)

## CPU control 2 always @ (posedge clock)

```
begin
    if (!reset)
                state <= `idle;
 6
            else
                state <= next state;
         end
 9
10
      always @(*)
11
         begin
12
            case (state)
13
                `idle :
14
                   if ((enable == 1'b1)
15
                   && (start == 1'b1))
16
                      next state <= `exec;
17
                   else
18
                      next state <= `idle;</pre>
19
                `exec :
20
                   if ((enable == 1'b0))
21
                   || (wb ir[15:11] == `HALT))
22
                      next state <= `idle;</pre>
23
                   else
24
                      next state <= `exec;</pre>
25
            endcase
26
         end
```





reg\_A: 1<sup>st</sup> input operand of

ALU, always gr[]

reg\_B: 2<sup>nd</sup> input operand of ALU, gr[] or val ex\_ir else if (state == `exec) smdr: used only for STORE begin ex ir <= id ir; operand1: r1 if ((id ir[15:11] == `BZ) Read || (id ir[15:11] == `BN)) reg\_ register B# reg A <= gr[(id ir[10:8])]; operand2: r2 Read ˈw else data B reg A  $\leftarrow$  gr[id ir[6:4]]]; Read operand3: val3 <u>a</u>: register A # if (id ir[15:11] == `LOAD) Write Read reg B <= {12'b0000 0000 0000, id ir[3:0]}; register data A else if (id ir[15:11] == `STORE) begin Write data reg B <= {12'b0000 0000 0000, id ir[3:0]};  $smdr \ll gr[id ir[10:8]];$ General Note latch!! Register M = M = M = M = MZoperand2,3: yal2+val3 (id ir[15:11] == `BN)) smdr reg B <= \8'b0000 0000, id ir[7:0]}; else reg B <= gr[id ir[2:0]]; end operand3: r3

### mem\_ir ex\_ir flag reg\_B flag reg\_ **ALUo** Ċ reg\_A **ALU** dw smdr1 smdr

### EX

end

```
else if (state == `exec)
   begin
      mem ir <= ex ir;
      reg C <= ALUo;
      if ((ex ir[15:11] == `ADD)
      || (ex ir[15:11] == `CMP))
         begin
            if (ALUo == 16'b0000 0000 0000 0000)
                zf <= 1'b1;
            else
               zf <= 1'b0;
            begin
            if (ALUo[15] == 1'b1)
               nf <= 1'b1;
            else
               nf <= 1'b0;
         end
      if (ex ir[15:11] == `STORE)
         begin
                                        Note
            dw <= 1'b1;
                                        latch!
            smdr1 <= smdr;
         end
      else
         dw <= 1'b0;
```

### MEM



### **WB**



## Example of test pattern (texture simulation)

```
$display("pc: id ir :reg A:reg B:reg C:da:dd: :w:reC1:gr1 :gr2 : gr3");
]$monitor("%h:%b:%h:%h:%h:%h:%h:%h:%h:%h:%h,
   pcpu.pc, pcpu.id ir, pcpu.reg A, pcpu.reg B, pcpu.reg C,
   d addr, d dataout, d we, pcpu.reg C1, pcpu.gr[1], pcpu.gr[2], pcpu.gr[3]);
enable \leq 1; start \leq 0; i datain \leq 0; d datain \leq 0; select y \leq 0;
#10 reset <= 0;
#10 reset <= 1;
#10 enable <= 1;
#10 start <=1;
#10 start <= 0;
   i datain <= { `LOAD, `gr1, 1'b0, `gr0, 4'b00000};
#10 i datain <= { `LOAD, `gr2, 1'b0, `gr0, 4'b0001};
                                                              NOP
#10 i datain <= {`NOP, 11'b000 0000 0000};
#10 i datain <= { `NOP, 11'b000 0000 0000};
                                                               NOP
   d datain <=16'h00AB; // 3 clk later from LOAD
                                                               NOP
#10 i datain <= { `NOP, 11'b000 0000 0000};
   d datain <=16'h3C00; // 3 clk later from LOAD
#10 i datain <= { `ADD, `gr3, 1'b0, `gr1, 1'b0, `gr2};
                                                               NOP
#10 i datain <= {`NOP, 11'b000 0000 0000};
                                                               NOP
#10 i datain <= { `NOP, 11'b000 0000 0000};
                                                               NOP
#10 i datain <= { `NOP, 11'b000 0000 0000};
*#10 i datain <= { `STORE, `gr3, 1'b0, `gr0, 4'b0010};
#10 i datain <= { `HALT, 11'b000 0000 0000};
```

LOAD gr1, gr0, 0 LOAD gr2, gr0, 1 ADD gr3, gr1, gr2 STORE gr3, gr0, 29 **HALT** 

## Simulation results (texture) Please test by yourself, and analyse it

pc:

:req\_A:req\_B:req\_C:da:dd: :w:reC1:qr1:qr2:qr3:

```
Finished circuit initialization process.
                 .0000;0000;0000;0000;xx;xxx;xx;0000;0000;0000;0000;0000;0000
LOAD gr1, gr0, 0
                 .0000:0000:0000:0000:0000:xxxx:xxxx:xx:0000:0000:0000:0000
LOAD gr2, gr0, 1
                 02:0001001000000001:0000:0000:xxxx:xx:xxxx:xxxx:0000:0000:0000
NOP
                 NOP
                 04:000000000000000000:0000:0000:0001:xx:xxxx:x:00ab:0000:0000:0000
NOP
                 05:00000000000000000:0000:0000:0001:xx;xxxx;x;3c00:00ab:0000:0000
ADD gr3, gr1, gr2
                 06:0100001100010010:000:0000:0000:0001:xx:xxxx:x:0001:00ab:3c00:0000
NOP
                 NOP
                 08:0000000000000000:0000:0000;3cab:xx:xxxx:x;0001:00ab:3c00:0000
NOP
                 09:000000000000000:0000:0000:3cab:xx:xxxx:x:3cab:00ab:3c00:0000
STORE gr3, gr0, 2
                 0a:0001101100000010:0000:0000:3cab:xx:xxxx:x:3cab:00ab:3c00:3cab
HALT
                 0b:00001000000000000:0000:0002:3cab:xx:xxxx:x:3cab:00ab:3c00:3cab
                 .0d:00001:000000000000:0000:0000:0000:xx:xxxxx:x:00002:00ab:3c00:3cab
                 0e:0000100000000000:0000:0000:0002:xx:xxxx:x:0002:00ab:3c00:3cab
                 0f:000010000000000:0000:0000:0002:xx:xxxx:x:0002:00ab:3c00:3cab
```

### **Board evaluation**

System\_on\_Board



## Memory implementation

- Write verilog by yourself
- Use Core\_Gernerate(ISE)/IP\_Catalog(vivado) to generate IP
  - Get the verilog built in
  - Memory initialization file (for testbench)
    - .mif (altera)
    - .coe (xilinx)
    - All available via course website
  - Study more on how to generate IP and use IP by website
    - eg., http://xilinx.eetop.cn/?action-viewnews-itemid-2516

## Concept behind

- System on Chip
  - SOC
- From SOB to SOC
  - System on board to system on chip
- SOC
  - Processor
    - ARM/DSP/MIPS/X86
    - Program with C/C++
  - Memory
  - FPGA/ASIC
    - Your own verilog

SOPC: (P: programmable)



Newly FPGA, the state-of-art all programmable device, can cover everything with low cost solution, and acceptable performance,

- Therefore, software and hardware division is a problem
  - New design methodology
    - SW/HW Co-design
    - Key of embedded system design

## Embedded System Design

Example: Digital camera hardware block diagram



### Labs

- 1, Complete the designs above
  - Complete the verilog with variable declarations
  - Simulate by the test pattern (texture simulation), (not board verfication)
- 2, Add more to your verilog
  - Complete the left operations other than \* ones
    - LDIH, ADDI, ADDC, ...
  - Add flag register
    - CF
  - Add your original operations
    - You can add up to 5 ops with unused codes: 10011, 10100, 10101, 10110, 10111.
  - Design you own test patterns
- 3, Board verification
- Submit your report due to May 15<sup>th</sup>
  - Your own operation set description (like the table in slide#7/8/9), verilog, testbench
  - snapshot of simulation (texture only), RTL snapshots, Board running snapshot, design report (timing/area/power).
  - Impression (感想) on this project

# Further projects ---Hazards

### Hazards

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - A required resource is busy
- Data hazard
  - Need to wait for previous instruction to complete its data read/write
- Control hazard
  - Deciding on control action depends on previous instruction

### Structure Hazards

- Conflict for use of a resource
- In X86 (by intel) pipeline with a single memory
  - Load/store requires data access
  - Instruction fetch would have to stall for that cycle
    - Would cause a pipeline "bubble"
  - So called von Neumann structure
- In ARM/MIPS pipeline
  - separate instruction/data caches
  - So called Harvard structure

### Data Hazards

 An instruction depends on completion of data access by a previous instruction



### Solution

- Software
  - Insert 3 NOPs
- Hardware
  - Data forward
    - For arithmetic op
  - Data forward & Stall
    - For LOAD

## Data forwarding



Data forwarding happens in ID stage, always check *id\_ir* to decide *reg\_A/B* 

## Can't always forwarding

- "LOAD" can still cause hazard
  - since data was accessed from data memory
    - after reg\_C



### Solution

- Software
  - Insert 3 NOPs
- Hardware
  - Joint usage of Data forwarding & Stall
    - Data forwarding to solve 2<sup>nd</sup> and 3<sup>rd</sup> NOPs
    - Stall to sove 1<sup>st</sup> NOP

### Stall

 Stall the pipeline by keeping an instruction in the same stage
 Stall happens in IF stage, always



### **Control Hazard**

- When CPU decide to branch, other instructions are still in pipeline!!
  - During the time from branch instruction fetch to branch address generate (from IF to ID to EX to MEM, 3 stages),
  - the 3 instructions followed by branch are in pipeline.
    - The computing results by them are useless
    - Should be flushed
      - or will impact the following instructions computing

### Solution

- Software
  - Insert 3 NOPs
  - Insert independent operations
- Hardware
  - Flushing...

### Labs

- 1, Finish both the data and control hazard HW solution design by Verilog
- 2, pass the 复杂指令测试 show in the website.
- 3, Board verification (including 复杂指令测试)
- Submit your report due to Jun 29th
  - Your own verilog, testbench
  - snapshot of simulation (texture only), RTL snapshots, Board running snapshot, design report (timing/area/power).
  - Impression (感想) on this project

## Summary

- Hazard
  - Structure
  - Data
    - Arithmetic
      - Software solution
        - » NOP
      - Hardware solution
        - » Data forwarding
    - LOAD
      - Software solution
        - » NOP
      - Hardware solution
        - » Stall+Data forwarding
  - Control
    - Software solution
      - » NOP
      - » Independent operation
    - Hardware solution
      - » Flushing